

## GPU COMMS STACK

### Technology | Libraries





## NVIDIA GPUDirect<sup>TM</sup>

Variants on who decides what to do and when to do it

### Increasing autonomy for GPU

| GPUDirect                                                                 | GPUDirect Async             |                        |
|---------------------------------------------------------------------------|-----------------------------|------------------------|
| CPU initiated                                                             | CPU prepared, GPU triggered | GPU kernel initiated   |
| GPU: GPUDirect Peer-Peer P2P<br>3 <sup>rd</sup> Party: GPUDirect RDMA GDR |                             | Kernel Initiated GDA-K |

Preparation: create work request for an IO device, e.g. work queue entry on a cmd queue

Triggering: hand off work request to an IO device, e.g. ring a doorbell

Initiated: Preparation + Triggering

\*

## UCX: UNIFIED COMMUNICATION X

#### Overview

#### Unified API for data movement

Tagged messaging, Active Messages, RMA/Atomics

### Applications

HPC

CUDA-aware MPI – OpenMPI/MPICH

**RAPIDS** 

DASK, SPARK

Legate

Omniverse

#### Recent Enhancements

Hopper support

Reduced registration overheads

Improved topology detection

Improved performance for managed memory



### UCC: UNIFIED COLLECTIVE COMMUNICATION

#### Overview

#### Unifies Software and Hardware collectives

Software currently supported as UCP TL and hardware supported as SHARP TL

#### Unifies CPU and GPU collectives

Currently provides native support or via NCCL TL (NVIDIA GPUs) or RCCL TL (AMD GPUs)

Unifies and satisfies the needs of MPI, OpenSHMEM, and PyTorch

MPI (supported via Open MPI)

OpenSHMEM (supported via OSHMEM/Open MPI)

Native support for PyTorch

(https://github.com/pytorch/pytorch/blob/master/torch/csrc/distributed/c10d/ProcessGroupUCC.hpp)

Not only satisfies but provides many optimized algorithms and implementations Optimized algorithms for latency, bandwidth, and scalability

## NCCL Overview

NCCL provides primitives for GPU-to-GPU communication, optimized for all platforms.

It is implemented as a library launching CUDA kernels on the GPU, interleaved with compute kernels via CUDA stream semantics.

| Initialization                                                              | Hardware<br>topology<br>detection                                                                                         | Collective communication algorithms                     | Point-to-point communication                                |
|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|
| CPU-side communication  Socket-based out-of-band bootstrap  Fault tolerance | Graph with GPUs,<br>CPUs, NICs, PCI<br>switches, NVLinks<br>and NVSwitches.<br>Graph search for<br>collective algorithms. | Ring, Tree, Collnet<br>(Chain/Direct),<br>NVLink SHARP. | Send/Receive semantics  Communication schedule  Aggregation |
| GTC '21                                                                     | GTC '20                                                                                                                   | GTC '22                                                 | GTC '22                                                     |



## NCCL Recent features

#### H100 support

NVLink SHARP support, "NVLS" algorithm.

#### Improved fault tolerance

Ability to abort init/destroy operations, and restart NCCL without restarting the application.

#### Communicator configuration API

Allow to specify communicator settings through a config structure instead of environment variables: blocking mode, maximum number of CTAs to launch, network type to use, ...



## Collective Communication Bandwidth



# **NVSHMEM Symmetric Memory Model**



Symmetric objects are allocated collectively with the same size on every PE Symmetric memory: *nvshmem\_malloc(...)*; Private memory: *cudaMalloc(...)* 

Read: nvshmem\_get(...); Write: nvshmem\_put(...); Atomic: nvshmem\_atomic\_add(...) Flush writes: nvshmem\_quiet(); Order writes: nvshmem\_fence()

Synchronize: nvshmem\_barrier(); Poll: nvshmem\_wait\_until(...)



### **NVSHMEM Latest Features**

Announcing NVSHMEM 2.9.0

#### New Features Added Since NVSHMEM 2.5.0 / GTC Spring 2022

- InfiniBand GPUDirect Async (IBGDA) Transport
- HPC SDK Integration
  - Library versioning
  - CUDA minor version compatibility support
  - Modular transport, bootstrap support
- CMake build system
- Collective Optimizations
- Inlined Device Code
- DMABUF support
  - Compatibility with upstream ibverbs
  - nv\_peer\_mem module not needed
- Slingshot-11 support
  - Beta support
  - Ongoing work on stability and performance



### **GPU-Initiated (IBGDA) vs Proxy Communication Performance**

Full Bandwidth at 2kB versus 16kB Transfer Sizes



- IBGDA (left) performance scales with the number of thread blocks (CTAs); Proxy (right) scaling limit at 8 CTAs
- IBGDA block-put throughput up to 5.75x higher with 128 CTAs; IBRC block-put throughput up to 1.8x higher with 1 CTA
- Tradeoff: IBGDA provides high throughput when CTAs communicate in parallel, proxy has low overhead op handoff





# Companion Presentations

- Magnum IO sessions (Select Magnum IO under Product and Technologies Section in GTC Catalog)
- Connect with the Experts: Inter-GPU Communication Techniques and Libraries [CWES52010]
- How to Streamline Shared Memory Space With the NVSHMEM Communication Library [S51705]
- Scaling Deep Learning Training: Fast Inter-GPU Communication with NCCL [S51111]
- Blending Accelerated Programming Models in the Face of Increasing Hardware Diversity [S51215]
- Overcoming IO Bottlenecks in GPU-Accelerated HPC and AI Applications by Bypassing System Memory [PS51246]
- Designing the Next Generation of Al Systems [S51839]
- Accelerating Data Movement Between GPUs and Storage or Memory [S51142]



